# Parallel and Distributed Systems - Appunti

Francesco Lorenzoni

September 2024

# Contents

| Ι        | Introduction to SDC                                     | 5  |
|----------|---------------------------------------------------------|----|
| 1        | Basic Concepts                                          | ç  |
|          | 1.1 Parallel Computing                                  | Ö  |
|          | 1.1.1 Current usages                                    |    |
| <b>2</b> | Compilation - Leiserson MIT                             | 11 |
|          | 2.1 Interpreters vs Compilers                           | 11 |
|          | 2.2 Cache                                               | 11 |
|          | 2.3 Compiler Optimization                               | 12 |
|          | 2.4 Parallelizing                                       | 12 |
|          | 2.5 Tiling                                              | 14 |
|          | 2.6 Where have we gotten so far - Further optimizations | 15 |
|          | 2.6.1 Recursion in Tiling                               |    |
|          | 2.6.2 Vectorization Flags                               |    |

# Part I Introduction to SDC

| 1.1          | asic Concepts  1 Parallel Computing |
|--------------|-------------------------------------|
| $\mathbf{C}$ | Compilation - Leiserson MIT         |
| 2.1          | 1 Interpreters vs Compilers         |
| 2.2          | 2 Cache                             |
| 2.3          | 3 Compiler Optimization             |
| 2.4          | 4 Parallelizing                     |
| 2.5          |                                     |
| 2.6          | ů                                   |
|              | 2.6.1 Recursion in Tiling           |
|              | 2.6.2 Vectorization Flags           |

## Chapter 1

# Basic Concepts

Fun fact: SPM stands for Software Paradigms and Models, the historical name of the course

#### 1.1 Parallel Computing

**Definition 1.1 (Parallel Computing)** the practice of using multiple processors in parallel to solve problems more quickly than with a single processor. It implies the capability of:

- ♦ identifying and exposing parallelism in algorithms and software systems
- understanding the costs, benefits, and limitations of a given parallel implementation

#### 1.1.1 Current usages

The motivation for parallel computing is the need to solve larger and more complex problems in less time, typically *simulation* ones, but not only. Besides, today, even from the single machine perspective, there exists no more the single processor architecture, so parallel addresses also exploiting the multiple cores available in a single machine.

- ♦ Big Data Analytics (BDAs)
- ♦ HPC and/for AI

Besides also the *Moore's law* indicates another motivation:

**Definition 1.2** Gordon Moore, co-founder of Intel, observed that the number of transistors on a chip doubles every 18-24 months, leading to a doubling of the performance of the chip.

However, even if the number of transistors on a chip continues to increase, we started to face the problem of powering simultaneously all the transistors, leading to the *power wall* problem. It was estimated in the early 00s that the *power density* of a chip would reach the power density of a nuclear reactor by 2020, and then the power density of the sun in a while. This was the main reason for the shift from single-core to **multi-core** chips (**CMP**s).



Figure 1.1: Microprocessors in the last 30 years

Single thread performance is increasing slowly, while the Frequency is stable. Moore's law is still valid if we account the number of cores.

Multicore processors help reducing power for this reason:

- 1. Doubling the number of cores doubles the performance, but also power ©
- 2. Doubling the number of cores and halving Voltage and Frequency, leaves the same performance unaltered, but the power consumption is reduced by a factor of 4.  $\odot$

To fully exploit the potential of multicore processors, programmers need to parallelize our software.

There also forms of parallelization under-the-hood, which make the parallelization transparent to the developer. There also libraries that help in parallelizing the code, such as OpenMP or FastFlow.

There also Heterogeneous CMPs which integrate different processor cores in a single chip, but they are more complex to handle. Common examples are the integration of a GPU in the chip, or the integration of a big.LITTLE architecture, which integrates high-performance cores with low-power cores. Real-world uses are some ARM processors, or the Apple M1.

## Chapter 2

# Compilation - Leiserson MIT

#### 2.1 Interpreters vs Compilers

Interpreted languages are more versatile, but much slower.

```
for (int i = 0; i < n; i++) {
   for (int j = 0; j < n; j++) {
     for (int k = 0; k < n; k++) {
        C[i][j] += A[i][k] +B[k][j];
     }
}</pre>
```

This code executed using Clang/LLVM 5.0 takes 1156s (19m 16s) to execute, about **2x** times faster than Java and **18x** times than python

#### 2.2 Cache

```
for (int i = 0; i < n; i++) {
    for (int k = 0; k < n; k++) {
    for (int j = 0; j < n; j++) {
        C[i][j] += A[i][k] +B[k][j];
    }
}</pre>
```

| Loop order       | Running   | Last-level-cache |
|------------------|-----------|------------------|
| (outer to inner) | time (s)_ | miss rate        |
| i, j, k          | 1155.77   | 7.7%             |
| i, k, j          | 177.68    | 1.0%             |
| j, i, k          | 1080.61   | 8.6%             |
| j, k, i          | 3056.63   | 15.4%            |
| k, i, j          | 179.21    | 1.0%             |
| k, j, i          | 3032.82   | 15.4%            |

We can change the order of the loops without changing the result, but the performance can change.

Figure 2.1: Performance against loop order

As you can see, there is a huge difference in the running time of the loop depending on the loops ordering. This is due to **caching**, which consists in storing in a fast-access memory previously accessed memory lines.

12 2.4. PARALLELIZING

Memory Row 1 Row 2 Row 3

Figure 2.1: Memory layout for matrix rows

Matrices are stored in memory in row-major order, so the first loop should iterate over the rows of the matrix, to exploit the cache.



Figure 2.2: Memory layout and spaciality implications

## 2.3 Compiler Optimization

Clang offers a lot of optimization flags, like -03 which enables all the optimizations. The compiler can also unroll loops, which means that it can execute multiple iterations of the loop in parallel. This can be done only if the number of iterations is known at compile time. There are also -0s which optimizes for size, and -0g which generates debug information. There's plenty of them, for various uses.

| Opt. level | Meaning            | Time (s) |
|------------|--------------------|----------|
| -00        | Do not optimize    | 177.54   |
| -01        | Optimize           | 66.24    |
| -02        | Optimize even more | 54.63    |
| -03        | Optimize yet more  | 55.58    |

Figure 2.3: Optimization flags and relative performance

## 2.4 Parallelizing

Even after all these tweaks, we are still using only one of the 9 cores of the CPU. So...

```
cilk_for (int i = 0; i < n; i++) {
   for (int k = 0; k < n; k++) {
      cilk_for (int j = 0; j < n; j++) {
         C[i][j] += A[i][k] +B[k][j];
      }
   }
}</pre>
```

We don't have to know what's behind the cilk\_for keyword, but it will parallelize the for loop execution.

#### But which for loops should we parallelize?

Parallelizing all three would cause multiple threads to access the same memory, which would be messy.

A <u>rule of thumb</u> is to parallelize the <u>outermost loop</u>, which is the one that iterates over the rows of the matrix.

This is demonstrated by the following slide.

#### Parallel i loop Running time: 3.18s cilk\_for (int i = 0; i < n; ++i)</pre> for (int k = 0; k < n; ++k) for (int j = 0; j < n; ++j)</pre> C[i][j] += A[i][k] \* B[k][j];Parallel j loop Running time: 531.71s for (int i = 0; i < n: ++i) for (int k = 0; Rule of Thumb cilk\_for (int Parallelize outer C[i][j] += Aloops rather than inner loops. Parallel i and j ning time: 10.64s cilk for (int i = 0; i < n; for (int k = 0; k < n; ++k) $cilk_{for}$ (int j = 0; j < n; ++j) C[i][j] += A[i][k] \* B[k][j];

Figure 2.3: Parallelizing only the outermost loop leads to optimal performance

14 2.5. TILING

#### 2.5 Tiling

Well, the possible optimizations ain't over ©. Consider the first picture and let's dig into some math. How many



Figure 2.4: Tiling

memory accesses must the looping perform to fully compute 1 row of C?

$$4096 \cdot 1 \qquad \qquad = 4096 \text{ writes to } C \tag{2.1}$$

$$4096 \cdot 1 \qquad = 4096 \ reads \ from \ C \tag{2.2}$$

$$4096 \cdot 4096 = 1.6777216 \cdot 10^6 \ reads \ from \ B$$
 (2.3)

$$1.6777216 + 4096 + 4096 = 1.6785408 \cdot 10^6 \text{ total memory accesses}$$
 (2.4)

But if we consider instead computing a  $64 \times 64$  block of C we can shrink down the number of memory accesses to half a million:

$$64 \cdot 64 \qquad = 4096 \text{ writes to } C \tag{2.5}$$

$$64 \cdot 4096$$
 =  $262144 \ reads \ from \ A$  (2.6)

$$4096 \cdot 64 = 262144 \ reads \ from \ B$$
 (2.7)

$$262144 + 262144 + 4096 = 528384 \text{ total memory accesses}$$
 (2.8)

(2.9)

But in general, which would the optimal block size be? The only way is to experiment. Why?



Figure 2.5: Tile size

#### 2.6 Where have we gotten so far - Further optimizations

| Version | Implementation       | Running<br>time (s) |       | Absolute<br>Speedup | GFLOPS | Percent<br>of peak |
|---------|----------------------|---------------------|-------|---------------------|--------|--------------------|
| 1       | Python               | 21041.67            | 1.00  | 1                   | 0.006  | 0.001              |
| 2       | Java                 | 2387.32             | 8.81  | 9                   | 0.058  | 0.007              |
| 3       | С                    | 1155.77             | 2.07  | 18                  | 0.118  | 0.014              |
| 4       | + interchange loops  | 177.68              | 6.50  | 118                 | 0.774  | 0.093              |
| 5       | + optimization flags | 54.63               | 3.25  | 385                 | 2.516  | 0.301              |
| 6       | Parallel loops       | 3.04                | 17.97 | 6,921               | 45.211 | 5.408              |
| 7       | + tiling             | 1.79                | 1.70  | 11,772              | 76.782 | 9.184              |
|         |                      |                     |       |                     |        |                    |

| Implementation | Cache references (millions) |        | Last-level cache misses (millions) |
|----------------|-----------------------------|--------|------------------------------------|
| Parallel loops | 104,090                     | 17,220 | 8,600                              |
| + tiling       | 64,690                      | 11,777 | 416                                |

The tiled implementation performs about 62% fewer cache references and incurs 68% fewer cache misses.

Figure 2.6: Comparison of the various optimizations

#### 2.6.1 Recursion in Tiling

Tiling may be also implemented as a divide-and-conquer algorithm exploiting recursion. This yields slightly better performance, but requires to tune the recursion base case **threshold**. Having a too small threshold would lead to a lot of overhead, due to many function invocations.

#### 2.6.2 Vectorization Flags

There may be also flags to enable instructions specific of a given architecture:

- ⋄ -mavx: Use Intel AVX vector instructions.
- ⋄ -mavx2: Use Intel AVX2 vector instructions.
- ♦ -mfma: Use fused multiply-add vector instructions.
- ♦ -march=<string>: Use whatever instructions are available on the specified architecture.
- -march=native: Use whatever instructions are available on the architecture of the machine doing compilation.
  Due to restrictions on floating-point arithmetic, additional flags, such as -ffast-math, might be needed for these vectorization flags to have an effect

You could also use AVX Intrinsic Instructions that provide access to hardware vector operations. They are available in C and C++. software.intel.com/sites/landingpage/IntrinsicsGuide.

These may help further more, but we are getting very closer to the hardware.